# Advanced High-K Gate Dielectric for High-Performance Short-Channel In<sub>0.7</sub>Ga<sub>0.3</sub>As Quantum Well Field Effect Transistors on Silicon Substrate for Low Power Logic Applications

M. Radosavljevic, B. Chu-Kung, S. Corcoran, G. Dewey, M. K. Hudait, J. M. Fastenau\*, J. Kavalieros, W. K. Liu\*, D. Lubyshev\*, M. Metz, K. Millard, N. Mukherjee, W. Rachmady, U. Shah, and Robert Chau

Intel Corporation, Technology and Manufacturing Group, Hillsboro, OR 97124, USA

\* IQE Inc, Bethlehem, PA 18015, USA

Contact: robert.s.chau@intel.com

### Abstract

This paper describes integration of an advanced composite high-K gate stack (4nm  $TaSiO_x$ -2nm InP) in the In<sub>0.7</sub>Ga<sub>0.3</sub>As quantum-well field effect transistor (QWFET) on silicon substrate. The composite high-K gate stack enables both (i) thin electrical oxide thickness (t<sub>OXE</sub>) and low gate leakage (J<sub>G</sub>) and (ii) effective carrier confinement and high effective carrier velocity (V<sub>eff</sub>) in the QW channel. The L<sub>G</sub>=75nm In<sub>0.7</sub>Ga<sub>0.3</sub>As QWFET on Si with this composite high-K gate stack achieves high transconductance of 1750µS/µm and high drive current of 0.49mA/µm at V<sub>DS</sub>=0.5V.

### Introduction

In<sub>0.7</sub>Ga<sub>0.3</sub>As QWFET is a promising transistor candidate for future high-speed low-power logic applications due to its excellent drive current performance at low voltage, and its demonstrated integration onto the silicon substrate [1]. However at present the InGaAs QWFET uses a Schottky gate with no gate dielectric and is subjected to large gate leakage  $(J_G)$  with scaling of the upper InAlAs barrier thickness above the quantum well (QW) (Fig. 1). For further transistor scaling, there are significant challenges in identifying a suitable high dielectric constant (K) gate dielectric and its integration into the III-V transistor, which will need to simultaneously decrease t<sub>OXE</sub> (electrical gate oxide thickness), reduce J<sub>G</sub>, achieve good interface properties while retaining high carrier mobility in the transistor channel. In this work, we demonstrate a composite high-K TaSiO<sub>x</sub>-InP gate stack and its integration into the In<sub>0.7</sub>Ga<sub>0.3</sub>As QWFET, resulting in high-performance short-channel In<sub>0.7</sub>Ga<sub>0.3</sub>As QWFETs on silicon substrate with significantly decreased toxe and reduced J<sub>G</sub>.

## Materials Growth and Characterization

In order to retain the high carrier mobility of the QWFET, the high-K gate dielectric is deposited on the upper barrier of the QW stack rather than directly on the  $In_{0.7}Ga_{0.3}As$  QW channel. Two upper barrier materials,  $In_{0.52}Al_{0.48}As$  and InP, with identical lattice constants and similar K-values are evaluated for high-K gate dielectric integration. Figs. 2a-b show the gate capacitance (C) versus gate bias (V<sub>G</sub>) for  $Al_2O_3$  capacitors on  $In_{0.52}Al_{0.48}As$  and InP respectively.  $Al_2O_3$ -InP

capacitors exhibit lower frequency dispersion than  $Al_2O_3$ -In<sub>0.52</sub> $Al_{0.48}As$  capacitors, suggesting InP is a more suitable upper barrier material for high-K integration. Further improvements can be made to the high-K-InP capacitors by replacing  $Al_2O_3$  with TaSiO<sub>x</sub> which has higher K and similar frequency dispersion, as shown in Fig. 3.

Fig. 4 shows a schematic of the new  $In_{0.7}Ga_{0.3}As$  QWFET for this work with 2nm InP upper barrier layer and a 4nm TaSiO<sub>x</sub> high-K gate dielectric, which form a composite TaSiO<sub>x</sub>-InP gate stack on top of the QW. The thickness of these layers is chosen to provide a thin  $t_{OXE}$  while maintaining carrier confinement in the QW. Fig. 5 shows the band diagram of the  $In_{0.7}Ga_{0.3}As$  QW structure with 2nm InP upper barrier obtained using Schrödinger-Poisson simulation, which indicates good carrier confinement in the  $In_{0.7}Ga_{0.3}As$  QW layer. Figs. 6a-b show the TEM micrographs of the entire  $In_{0.7}Ga_{0.3}As$  QWFET stack on silicon by MBE and the active device layers with 2nm InP upper barrier, respectively. The effectiveness of the 2nm InP layer as an upper barrier is confirmed in Fig. 7 which shows QW electron mobility of  $10,000 \text{ cm}^2/\text{Vs}$  at 300K with no parallel conduction.

### **Device Fabrication and Characterization**

The TEM in Fig. 8 shows the In<sub>0.7</sub>Ga<sub>0.3</sub>As QWFET with physical gate length (L<sub>G</sub>) of 75nm and the composite 4nm TaSiO<sub>x</sub>-2nm InP gate stack. The high-K TaSiO<sub>x</sub> dielectric was deposited using ALD, and the metal gate electrode consists of TiN/Pt/Au. Fig. 9a shows the C-V<sub>G</sub> measured on the In<sub>0.7</sub>Ga<sub>0.3</sub>As QWFET with the composite TaSiO<sub>x</sub>-InP gate stack. The composite gate stack has toxe of 22Å determined from the measured intrinsic gate capacitance, and also good stability with minimal C-V<sub>G</sub> hysteresis. Included is C-V<sub>G</sub> of the Schottky-gate QWFET (extracted at RF due to high  $J_{\text{G}})$ with  $t_{InAIAs}$ =5nm and  $t_{OXE}$ =33Å. Fig. 9b shows  $J_G$  as a function of  $V_G$  for the  $In_{0.7}Ga_{0.3}As$  QWFET with (i) composite TaSiO<sub>x</sub>-InP gate stack versus (ii) Schottky gate. Insertion of high-K gate dielectric into the In<sub>0.7</sub>Ga<sub>0.3</sub>As QWFET decreases t<sub>OXE</sub> by 11Å while simultaneously reducing the gate leakage by a factor of >1000.

Fig. 10 shows drain current ( $I_D$ ) versus gate voltage ( $V_{GS}$ ) of  $L_G$ =180nm  $In_{0.7}Ga_{0.3}As$  QWFET with the composite  $TaSiO_x$ -InP gate stack. The device shows both excellent subthreshold slope (SS) of 85mV/decade and drain induced

barrier lowering (DIBL) of 35mV/V at V<sub>DS</sub>=0.5V. Figs. 11-12 show the  $I_D$ - $V_{GS}$  and the  $I_D$ - $V_{DS}$  characteristics respectively of the L<sub>G</sub>=75nm In<sub>0.7</sub>Ga<sub>0.3</sub>As QWFET with the composite gate stack. The drive current and peak transconductance ( $G_m$ ) of this  $L_G=75nm$  device are  $0.49 mA/\mu m$  and  $1750 \mu S/\mu m$  (Fig. 13) respectively at low  $V_{DS}$ of 0.5V. These performance values are the highest ever reported for III-V QWFET with high-K gate dielectric. Fig. 14 shows the measured effective electron velocity  $(V_{\text{eff}})$  in the In<sub>0.7</sub>Ga<sub>0.3</sub>As QWFETs with composite TaSiO<sub>x</sub>-InP gate stack is >3.5X higher than that in strained Si MOSFETs [2]. This demonstrates that despite the insertion of a composite high-K gate stack, the intrinsic advantage of  $In_{0.7}Ga_{0.3}As$ QWFET over strained Si MOSFET is still maintained. Figs. 15-16 show the  $G_m$  and SS respectively as a function of  $L_G$ for the In<sub>0.7</sub>Ga<sub>0.3</sub>As QWFETs with composite gate stack versus those of the state-of-the-art III-V transistors with high-K gate dielectrics reported in literature [3-6]. The data shows the transistors of this work have significantly improved SS and higher  $G_m$  for all  $L_G$  due to thinner  $t_{\mbox{\scriptsize OXE}}$  and better high-K gate stack properties.

## Conclusions

An advanced composite high-K gate stack (4nm TaSiO<sub>x</sub>-2nm InP) has been integrated in the  $In_{0.7}Ga_{0.3}As$  QWFET on silicon substrate to enable both (i) thin  $t_{OXE}$  and low  $J_G$  and (ii) effective carrier confinement and high  $V_{eff}$  in the QW channel. The  $L_G$ =75nm  $In_{0.7}Ga_{0.3}As$  QWFET with this composite high-K gate stack achieves high  $G_m$  of 1750µS/µm and high drive current of 0.49mA/µm at  $V_{DS}$ =0.5V, and also >3.5X improvement in  $V_{eff}$  over strained Si MOSFETs at the same DIBL. Compared to the state-of-the-art III-V transistors with high-K gate dielectrics reported in literature, this work shows significantly improved SS and higher  $G_m$  for all  $L_G$ due to thinner  $t_{OXE}$  and better high-K gate stack properties.

#### References

- [1] M.K. Hudait et al., *IEDM Tech. Dig.*, pp.625 (2007).
- [2] G. Dewey et al., IEEE Electron Device Lett., 29, pp.1094 (2008).
- [3] D.A.J. Moran et al., *ESSDERC Tech. Dig.*, pp.466 (2007).
- [4] Y. Sun et al., *IEDM Tech. Dig.*, pp.367 (2008).
- [5] Y. Xuan et al., *IEDM Tech. Dig.*, pp.371 (2008).
- [6] S. Koveshnikov et al., DRC Tech. Dig., pp.43 (2008).



Fig. 1: Gate leakage current  $(J_G)$  versus  $In_{0.52}Al_{0.48}As$  barrier thickness  $(t_{inAlAs})$  between the metal gate electrode and  $In_{0.7}Ga_{0.3}As$  QW. High  $J_G$  is due to thin  $t_{inAlAs}$  and the low band offset between the barrier and the channel.



Fig. 2(a): Gate capacitance (C) versus gate bias (V<sub>G</sub>) for  $Al_2O_3$ -In<sub>0.52</sub> $Al_{0.48}As$  capacitors as a function of measurement frequency.



Fig. 2(b): Gate capacitance (C) versus gate bias (V<sub>G</sub>) for Al<sub>2</sub>O<sub>3</sub>-InP capacitors as a function of measurement frequency. Al<sub>2</sub>O<sub>3</sub>-InP capacitors exhibit lower frequency dispersion (7%/decade) than Al<sub>2</sub>O<sub>3</sub>-In<sub>0.52</sub>Al<sub>0.48</sub>As capacitors (27%/decade), indicating InP is a more suitable material for high-K integration.



**Fig. 3**: Gate capacitance (C) versus gate bias ( $V_G$ ) for 40Å TaSiO<sub>x</sub> and 40Å Al<sub>2</sub>O<sub>3</sub> dielectrics on InP. TaSiO<sub>x</sub> shows higher gate capacitance than Al<sub>2</sub>O<sub>3</sub> due to its higher dielectric constant. Both systems show similar frequency dispersion (7%/decade).



### 4º(100) Offcut Si substrate

**Fig. 4**: Schematic of  $In_{0.7}Ga_{0.3}As$  QWFET on silicon with 2nm InP upper barrier layer and a 4nm TaSiO<sub>x</sub> high-K gate dielectric, which form a composite TaSiO<sub>x</sub>-InP gate stack.



Fig. 6(b): High-resolution TEM micrograph of  $In_{0.7}Ga_{0.3}As$  QW stack with 2nm InP top barrier layer. All III-V layers were grown using MBE.



Fig. 9(a): C-V<sub>G</sub> measured on the  $In_{0.7}Ga_{0.3}As$  QWFET with the composite 4nm  $TaSiO_x$ -2nm InP gate stack showing minimal hysteresis and  $t_{OXE}$ =22Å. Included is C-V<sub>G</sub> of the Schottky-gate QWFET (extracted at RF due to high J<sub>G</sub>) with  $t_{inAIAS}$ =5nm and  $t_{OXE}$ =33Å.



Fig. 5: Band diagram of  $In_{0.7}Ga_{0.3}As$  QW stack with 2nm InP top barrier obtained using Schrödinger-Poisson simulation, indicating carrier wave-function confinement in the  $In_{0.7}Ga_{0.3}As$  QW. Conduction band (E<sub>c</sub>), heavy and light hole bands and Fermi level are shown.



**Fig. 7**: Sheet carrier density and electron mobility versus magnetic field of  $In_{0.7}Ga_{0.3}As$  QW stack with InP top barrier layer at different temperatures, showing no parallel conduction. The mobility in the  $In_{0.7}Ga_{0.3}As$  QW is 10,000 cm<sup>2</sup>/Vs at 300K.



**Fig. 9(b)**:  $J_G$  versus  $V_G$  of  $In_{0.7}Ga_{0.3}As$  QWFET with the same (i) composite gate stack and (ii) Schottky gate electrode as Fig. 9(a).



Fig. 6(a): Cross-sectional TEM micrograph of  $In_{0.7}Ga_{0.3}As$  QW stack with InP top barrier layer on Si substrate via 1.5 $\mu$ m composite buffer. All III-V layers were grown using MBE.



Fig. 8: TEM micrograph of the  $L_G=75$ nm  $In_{0.7}Ga_{0.3}As$  QWFET showing the 2nm InP upper barrier layer and 4nm ALD-deposited TaSiO<sub>x</sub> high-K gate dielectric, which form a composite TaSiO<sub>x</sub>-InP gate stack. The metal gate electrode consists of TiN/Pt/Au.



**0.6 Fig. 10**: Drain current ( $I_D$ ) versus gate voltage ( $V_{GS}$ ) of  $L_G=180$ nm  $In_{0.7}Ga_{0.3}As$  QWFET with composite 4nm TaSiO<sub>x</sub>-2nm InP gate stack ( $t_{OXE}=22$ Å). At  $V_{DS}=$  0.5V the device shows excellent subthreshold slope (SS) =85mV/dec and drain induced barrier lowering (DIBL) =35mV/V.



Fig. 11: Drain current  $(I_D)$  versus gate voltage  $(V_{\rm GS})$  of  $L_G{=}75 nm$   $In_{0.7}Ga_{0.3}As$  QWFET with composite 4nm TaSiO\_x-2nm InP gate stack  $(t_{\rm OXE}{=}22 Å).$  At  $V_{\rm DS}{=}~0.5V$  the device shows drive current of 0.49mA/µm over 0.5V  $V_{\rm GS}$  swing.



Fig. 13: Transconductance (G<sub>m</sub>) characteristics of  $L_G$ =75nm In<sub>0.7</sub>Ga<sub>0.3</sub>As QWFET with composite 4nm TaSiO<sub>x</sub>-2nm InP gate stack (t<sub>OXE</sub>=22Å). Peak G<sub>m</sub> is 1750µS/µm at V<sub>DS</sub>= 0.5V, which is highest ever reported for III-V QWFET with high-K dielectric.



**Fig. 15**: Peak transconductance  $(G_m)$  as a function of gate length  $(L_G)$  for the  $In_{0.7}Ga_{0.3}As$  QWFETs with composite gate stack of this work versus that of the state-of-the-art III-V transistors with high-K gate dielectrics reported in literature [3-6].



Fig. 12:  $I_D$ - $V_{DS}$  of  $L_G$ =75nm  $In_{0.7}Ga_{0.3}As$  QWFET with composite 4nm TaSiO<sub>x</sub>-2nm InP gate stack ( $t_{OXE}$ =22Å).



Fig. 14: Measured effective electron velocity ( $V_{eff}$ ) versus DIBL comparing  $In_{0.7}Ga_{0.3}As$  QWFET with composite 4nm TaSiO<sub>x</sub>-2nm InP gate stack ( $t_{OXE}=22Å$ ) and strained Si MOSFET at  $V_{DS}=0.5$  V and gate overdrive of ( $V_{GS}-V_T$ )=0.3V. InGaAs QWFET with high-K gate dielectric shows more than 3.5X increase in  $V_{eff}$  over strained Si.



**Fig. 16**: Subthreshold slope (SS) as a function of gate length ( $L_G$ ) for the  $In_{0.7}Ga_{0.3}As$  QWFETs with composite gate stack of this work versus that of the state-of-the-art III-V transistors with high-K gate dielectrics reported in literature [3-6].